# **ECE 3300L**

# California State Polytechnic University, Pomona Group G

Nathaniel Garcia and Mikael Parsmyan Lab Report #6

07/28/2025

## **Explanation:**

#### Tb\_alu:

|                        |       |          |          |           |           |           | 30.00     |
|------------------------|-------|----------|----------|-----------|-----------|-----------|-----------|
| Name                   | Value | 0.000 ns | 5.000 ns | 10.000 ns | 15 000 ns | 20.000 ns | 25 000 ns |
| ∕ <b>™</b> A[3:0]      | 6     |          | 3        |           | 9         | <u> </u>  | 6         |
| <b>¼</b> [3]           | 0     |          |          |           |           |           |           |
| ¥ [2]                  | 1     |          |          |           |           |           |           |
| ¥ [1]                  | 1     |          |          |           |           |           |           |
| <b>₩</b> [0]           | 0     |          |          |           |           |           |           |
| ₩ B[3:0]               | 7     |          | 5        | <u> </u>  | 2         | <u> </u>  | 7         |
| <b>¼</b> [3]           | 0     |          |          |           |           |           |           |
| ¥ [2]                  | 1     |          |          |           |           |           |           |
| ⅙ [1]                  | 1     |          |          |           |           |           |           |
| ¥ [O]                  | 1     |          |          |           |           |           |           |
| ✓ <b>♥</b> ctrl[6:5]   | 2     |          | 0        |           | 1         | <u> </u>  | 2         |
| <b>¼</b> [6]           | 1     |          |          |           |           |           |           |
| ¥ [5]                  | 0     |          |          |           |           |           |           |
| ✓ <b>™</b> result[7:0] | 00    |          | 08       |           | 07        | <u> </u>  | 00        |
| 1 <b>8</b> [7]         | 0     |          |          |           |           |           |           |
| Ta [6]                 | 0     |          |          |           |           |           |           |
| <b>1</b> ₀ [5]         | 0     |          |          |           |           |           |           |
| Ta [4]                 | 0     |          |          |           |           |           |           |
|                        |       |          |          |           |           |           |           |
| 16 [4]                 | 0     |          |          |           |           |           |           |
| 16 [3]                 | 0     |          |          |           |           |           |           |
| 16 [2]                 | 0     |          |          |           |           |           |           |
| 18 [1]                 | 0     |          |          |           |           |           |           |
| 16 [0]                 | 0     |          |          |           |           |           |           |
|                        |       |          |          |           |           |           |           |

#### Tb\_bcd\_counter:



Tb\_clock\_divider:



## $Tb\_control\_decoder:$



#### Tb\_seg7\_scan:



Tb\_top\_lab6:



#### **Hardware Utilization:**

| Name 1                                | Slice LUTs<br>(63400) | Slice Registers<br>(126800) | F7 Muxes<br>(31700) | Slice<br>(15850) | LUT as Logic<br>(63400) | Bonded IOB<br>(210) | BUFGCTRL<br>(32) |
|---------------------------------------|-----------------------|-----------------------------|---------------------|------------------|-------------------------|---------------------|------------------|
| ∨ N top_lab6                          | 37                    | 58                          | 4                   | 25               | 37                      | 29                  | 1                |
| clkdiv_inst (clock_divider)           | 10                    | 32                          | 4                   | 12               | 10                      | 0                   | 0                |
| seg_inst (seg7_scan)                  | 17                    | 18                          | 0                   | 13               | 17                      | 0                   | 0                |
| <pre>tens_inst (bcd_counter)</pre>    | 4                     | 4                           | 0                   | 3                | 4                       | 0                   | 0                |
| <pre>units_inst (bcd_counter_0)</pre> | 6                     | 4                           | 0                   | 4                | 6                       | 0                   | 0                |

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 37          | 63400     | 0.06          |
| FF       | 58          | 126800    | 0.05          |
| Ю        | 29          | 210       | 13.81         |



#### **Contributions:**

Both worked on the Lab document

Mikael: Verilog source files, Simulations

Nathaniel: Testbench files, Xdc file and Demo